Tags
Language
Tags
June 2025
Su Mo Tu We Th Fr Sa
1 2 3 4 5 6 7
8 9 10 11 12 13 14
15 16 17 18 19 20 21
22 23 24 25 26 27 28
29 30 1 2 3 4 5
    Attention❗ To save your time, in order to download anything on this site, you must be registered 👉 HERE. If you do not have a registration yet, it is better to do it right away. ✌

    ( • )( • ) ( ͡⚆ ͜ʖ ͡⚆ ) (‿ˠ‿)
    SpicyMags.xyz

    Asic Flow & Digital Design And Verification Using Verilog

    Posted By: ELK1nG
    Asic Flow & Digital Design And Verification Using Verilog

    Asic Flow & Digital Design And Verification Using Verilog
    Published 11/2024
    MP4 | Video: h264, 1920x1080 | Audio: AAC, 44.1 KHz
    Language: English | Size: 8.87 GB | Duration: 15h 58m

    ASIC Flow, Verilog Language, Digital Fundamentals, Combinational circuits, Sequential circuits, APB Protocol

    What you'll learn

    ASIC Flow

    Digital Fundamentals

    Verilog constructs for design

    Verilog constructs for verification

    Memory design and verification

    APB protocol learning

    Requirements

    Basics of Electronics

    Linux commands

    Description

    The course basically for beginners to expert level in VLSI. The course covers in details about ASIC Flow, Verilog Language, Digital Fundamentals, Combinational circuits, Sequential circuits, APB Protocol. It has 9 videos each more than 1 hr, with theory explanation and the hands on program execution. Cadence Xcelium simulator used for Verilog program execution in linux Environment. The programs are edited in vi editor.The following are the course topics: Session 1: ASIC Flow - Architecture, Design, RTL coding, Verification, DFT overviewSession 2: Synthesis, Static Timing Analysis, Physical Design, FPGA Emulation overview, Digital fundamentalsSession 3: Hardware modeling using VerilogSession 4: Verilog Program Structure Session 5 : Verilog Language constructsSession 6: Combinational circuit design and verification using VerilogSession 7: Sequential circuit design and verification using VerilogSession 8: Timing and Event schedulingSession 9: Projects : Memory design, FIFO and codes and simulationsThis course is very good for those wants to do internship, want to learn and start career in VLSI. This helps for acquiring domain knowledge in VLSI and seek job in this industry. These basic concepts and language helps to attend interviews.The course is designed and delivered by an ASIC Design and Verification Expert worked more than 2 decades in the Semiconductor Industry

    Overview

    Section 1: Introduction

    Lecture 1 ASIC Flow - Architecture to DFT

    Lecture 2 ASIC Flow - Synthesis to GDS II

    Lecture 3 Hardware modeling using Verilog

    Lecture 4 Verilog Program Structure

    Lecture 5 Verilog Language constructs

    Lecture 6 Combinational Circuit design and Verification using Verilog

    Lecture 7 Sequential Circuit design and Verification using Verilog

    Lecture 8 Timing and Event Scheduling

    Lecture 9 Projects and Simulations

    Lecture 10 Lab and Project Assignment

    For BE/BTech/MTech ECE/EEE students - who want to do Internship,ECE/EEE Engineers seeking career in VLSI industry