Tags
Language
Tags
December 2024
Su Mo Tu We Th Fr Sa
1 2 3 4 5 6 7
8 9 10 11 12 13 14
15 16 17 18 19 20 21
22 23 24 25 26 27 28
29 30 31 1 2 3 4

Synopsys Hspice vP-2019.06 SP1.1

Posted By: scutter
Synopsys Hspice vP-2019.06 SP1.1

Synopsys Hspice vP-2019.06 SP1.1 | 621.1 mb

Synopsys, Inc., the world leader in semiconductor design software, has unveiled Hspice vP-2019.06 SP1.1 is an optimizing analog circuit simulator.

HSPICE P-2019.06 - Major Enhancements in the June 2019 Release

Fundamentals
§ 1.5x core engine speedup for large post-layout designs in advanced nodes
§ 2x performance speedup for FDSOI models
RF and Signal Integrity
§ Statistical Eye Diagram analysis enhanced to support DDR5 design requirements
§ Support periodic stability (PSTB) analysis and oscillator mode for SN Transfer Function (SNXF) analysis
§ TRANNOISE analysis for frequency dependent elements with S-parameter based correlation
Monte Carlo
§ Support MOS Aging with Monte Carlo for aging-aware variability analysis
§ Ease-of-use enhancement for Sigma Amplification to calculate amplification factor
§ High sigma Monte Carlo for standard cell.
New Models
- BSIM-IMG 102.9.2
- HiSIM2 3.1.0
- HiSIM_HV 2.41
- UTSOI 2.3

Synopsys Hspice vP-2019.06 SP1.1

HSPICE is the industry’s “gold standard” for accurate circuit simulation and offers foundry-certified MOS device models with state-of-the-art simulation and analysis algorithms. With extensive usage in analog/RF/mixed-signal IC design, cell and memory characterization, and chip/package/ board/backplane signal integrity simulation, HSPICE is the industry’s most popular, trusted and comprehensive circuit simulator.

You can use it to simulate electrical circuits in steady-state, transient, and frequency domains. HSPICE is unequalled for fast, accurate circuit and behavioral simulation. It facilitates circuit-level analysis of performance and yield, by using Monte Carlo, worst-case, parametric sweep, and data-table sweep analyses, and employs the most reliable automatic-convergence capability.

Synopsys Tutorial Part 1 - Introduction to Synopsys Custom Designer Tools


In this video we're going to show how to use the Virtual Machine that's specially prepared for IC Design using Synopsys Tools. We'll see how to use Synopsys HSpice Simulation, Synopys Hercules Design Rule Check (DRC) and Layout vs Schematic tools (LVS), and finally, Synopsys StarRC's Layout Parasitic Extraction (LPE) tool.

Synopsys Tutorial Part 2 - Custom Designer Schematic Capture and HSpice Simulation


Synopsys, Inc. is the world leader in electronic design automation (EDA) software for semiconductor design. The company delivers technology-leading semiconductor design and verification platforms and IC manufacturing software products to the global electronics market, enabling the development and production of complex systems-on-chips (SoCs). Synopsys also provides intellectual property and design services to simplify the design process and accelerate time-to-market for its customers. Synopsys is headquartered in Mountain View, California and has offices in more than 60 locations throughout North America, Europe, Japan and Asia.

Product: Synopsys
Version: Hspice vP-2019.06 SP1.1
Supported Architectures: x64
Website Home Page : www.synopsys.com
Languages Supported: english
System Requirements: PC *
Size: 621.1 mb

- Windows 7, 10, Server 2016

Only memory can limit the size of the circuits that HSPICE can simulate. As a 32-bit application, HSPICE can address a maximum of 4GB memory on UNIX/Linux depending on your system. While on Windows, HSPICE normally can address a maximum of 2GB memory, or maximum of 3GB memory with Windows large memory mode enabled.

Please visit my blog

Added by 3% of the overall size of the archive of information for the restoration

No mirrors please


Synopsys Hspice vP-2019.06 SP1.1