Cadence SPB Allegro and OrCAD 17.40.000-2019 HF021 | 6.2 Gb
Cadence Design Systems, Inc. , the leader in global electronic design innovation, has unveiled a new of improvements in hotfix 021 to the Cadence SPB Allegro and OrCAD 17.40 families of products aimed at boosting performance and productivity through improvements features and big fixed issues.
================================================================
CCRID Product ProductLevel2 Title
==================================================================
2527389 ADW LIB_FLOW PDV/Library Authoring flow is not supporting '[', ']', '|' in cell_name/part_name & ':' in Pack_type value
2520837 ALLEGRO_EDITOR COLOR On enabling GPU rendering, pin numbers displayed for both TOP and BOTTOM layers along with selected active layer
2435876 ALLEGRO_EDITOR DFM DRC Browser does not show some externally determined violations
2504282 ALLEGRO_EDITOR DFM Custom mask layer does not support Annular Ring DRC
2522016 ALLEGRO_EDITOR DFM DFF Annular ring check false DRC
2524809 ALLEGRO_EDITOR DFM Wrong DRC displayed for Annular ring "pin pad to mask"
2529896 ALLEGRO_EDITOR EDIT_ETCH PCB Editor crash after running the attached script
2541981 ALLEGRO_EDITOR GRAPHICS Incorrect shape overlap behavior in GPU mode: Overlap area becomes a void
2525844 ALLEGRO_EDITOR IN_DESIGN_ANA IDA should not output "SigNoise Errors/Warnings" message on selecting Manage Library of Component Model Setup section.
2534941 ALLEGRO_EDITOR IN_DESIGN_ANA IR-DROP load powerDC XML report does not display Current Density Pulldown
2529842 ALLEGRO_EDITOR MULTI_USER Cursor does not display in Symphony after switching view.
2515436 ALLEGRO_EDITOR SKILL axlDBDisplayControl('ratsnestJog t) returns nil and does not change the setting as documented
2476431 ALLEGRO_EDITOR STEP STEP file exported from File > Export > Step does not show up correctly
2451205 ALLEGRO_EDITOR UI_GENERAL Selecting path in Slide command displays message "pop path is not appropriate at this time"
2529954 ALLEGRO_EDITOR UI_GENERAL Alias with CTRL+SHIFT not working in PCB Editor or APD Plus in release 17.4-2019
2533014 ALLEGRO_EDITOR UI_GENERAL Funckey containing Shift not working in release 17.4-2019
2538676 ALLEGRO_EDITOR UI_GENERAL Shift and Alt cannot be used in alias
2425107 APD DIE_STACK_EDI Two-sided die not getting properly placed: Wire bond die placed as flipchip
2529911 APD DIE_STACK_EDI APD Plus database corruption: Crash when performing tasks such as deleting or updating modules
2531080 APD DIE_STACK_EDI APD Plus crashing when changing symbol pin attributes
2533121 APD EXPORT_DATA Symbol to Spreadsheet does not complete when using any of the Pattern rotation options other than 0 degrees
2522742 APD GRAPHICS GPU: Shapes disappear in GPU Mode
2516188 APD OTHER Daisy chain generator cannot create diagonal daisy chain
2525379 APD STREAM_IF Some connections of end point of arc incorrect in stream out in release 17.4 -2019, HotFix 019
2540387 APD STREAM_IF Increase layer value range above 255 in Stream Out edit layer conversion file in APD Plus
2530505 APD UI_GENERAL Space bar not working in release 17.4-2019 with the text in wizard workflow.
2523606 APD WIREBOND Wire bonds should be routed orthogonal from the die pin tack point
2528459 CAPTURE CONSTRAINT_MG Capture crashing after license selection
2531676 CAPTURE CONSTRAINT_MG Release 17.4-2019, Hotfix 019: Capture is crashing when trying to open designs
2533762 CAPTURE CONSTRAINT_MG Capture crashes while opening the attached design.
2538810 CAPTURE CONSTRAINT_MG Design synchronization & Constraint Manager causing crash
2526016 CM IMAGE HotFix 019 of release 17.4-2019: PSpice Part Search not working because JavaScript files are not updated
2534487 CM IMAGE Online DRC option not on some machines after HotFix 019 and 020 because JavaScript files are not updated
2534545 CM IMAGE Hotfix 019 and 020 of Release 17.4-2019: PSpice Part Search stops responding on some systems
2534557 CM IMAGE Release 17.4-2019, HotFix 019: PSpice Part Search dialog box does not display parts
2538737 CM IMAGE PSpice search window is stuck and not able to open any library folders
2540036 CM IMAGE PSpice Part Search Window is unresponsive in HotFix 019
2503915 CONCEPT_HDL CORE Mechanical Part not included in BOM
2485350 CONSTRAINT_MGR OTHER Export Worksheet File command generates an incomplete output
2518578 CONSTRAINT_MGR SYSCAP CM diff report should not refer to temp and shadow area
2462970 F2B PACKAGERXL Extra blocks are added to the cache and are flagged by LRM when packaging from Flow Manager
2524786 ORBITIO OTHER OrbitIO: "Merge Updated" feature does not seem to work correctly in Variant situation
2517091 ORBITIO TCL pull_from_planner does not read Top design created by OrbitIO but reads a hardcoded design name
2456038 PCB_LIBRARIAN SETUP Part Developer settings low assert shape only accepts dot
2531863 PULSE ADHOC Doing File > Import > PCB Layout gives ERROR(CPBF-5)
2525481 PULSE CORE Login redirect failing after successful authentication
2529424 PULSE CORE Unified search and Search Part of Web cannot see/search the entire customer database.
2532499 PULSE CORE java_pidXXXX.hprof should be cleaned up
1907564 SIP_LAYOUT CREATE_SYM Compose from geometry cannot create rotated oblong shapes
1981950 SIP_LAYOUT CREATE_SYM Compose Symbol from Geometry converts irregular shaped package outline to rectangle.
2523032 SIP_LAYOUT CREATE_SYM Compose Symbol From Geometry: Polygonal pads appear oblong and footprints shift
2519088 SIP_LAYOUT STREAM_IF APD Plus crash during Manufacture ->Stream Out
2501029 SYSTEM_CAPTURE BOM System Capture design with multiple parts has empty Live BOM
2466622 SYSTEM_CAPTURE CONSTRAINT_MA Nets deleted from design but appear in Constraint Manager
2522069 SYSTEM_CAPTURE DRC Schematic audit check fails if project name has dash in it
2431591 SYSTEM_CAPTURE IMPORT_DEHDL_ 'Concat' symbol not imported correctly
2484323 SYSTEM_CAPTURE IMPORT_DEHDL_ Some pins do not display PIN_NUMNER value after importing DE-HDL project.
2522933 SYSTEM_CAPTURE IMPORT_DEHDL_ Unable to import / migrate designs due to wire grid to fine
2506331 SYSTEM_CAPTURE NETGROUP Double-clicking to rename netgroup turns off Display Name
2451271 SYSTEM_CAPTURE PACKAGER Need isolated power and ground symbols for System Capture
2475956 SYSTEM_CAPTURE PACKAGER System Capture cannot import Function swap changes from PCB Editor.
2493882 SYSTEM_CAPTURE PACKAGER Importing Pin Number different with DE-HDL project.
2494725 SYSTEM_CAPTURE PACKAGER Tool causes short between power and ground during placement
2524346 SYSTEM_CAPTURE PACKAGER Tool should not allow net and power symbol with different voltages to be shorted
2435152 SYSTEM_CAPTURE PAGE_MANAGEME Cannot move or insert pages
2305137 SYSTEM_CAPTURE PRINT System Capture crash: System Capture crashes while printing with PDF995 option
2463303 SYSTEM_CAPTURE PRINT White text on dark background does not print from System Capture
2494697 SYSTEM_CAPTURE PROPERTY_EDIT Properties window cannot be reopened from at Project level from View-> Properties
2504996 SYSTEM_CAPTURE RENAME Crash when renaming a net on the canvas
2506396 SYSTEM_CAPTURE RENAME Cannot add more bits to a bus after nets are tapped out
2519743 SYSTEM_CAPTURE SCRIPTING Need to suppress popup in automation mode in System Capture
2520697 SYSTEM_CAPTURE SCRIPTING showHidePhysicalNetNamesFromAction or showPhysicalNetNames do not work from command window
2470942 SYSTEM_CAPTURE SYMBOL_GEN Bubble added for the active-low signals (_N) not removed when the signal name is changed in the schematic.
2531059 SYSTEM_CAPTURE TABLE API- modifyTable -editable false -row 1 is not locking the first row from editing
2422005 SYSTEM_CAPTURE UI High precision required to move groups using the four-way arrow cursor
2494763 SYSTEM_CAPTURE UI Violation message should not suggest using UNDEFINE and DEFINE for cds.lib errors
2509297 SYSTEM_CAPTURE UI No tool tip for "Retain Property Annotation"
2516353 SYSTEM_CAPTURE UI Go to page in System Capture is grayed out
2461228 SYSTEM_CAPTURE WIRING System Capture Constraint Manager database shows net that cannot be found in System Capture schematic
2478201 SYSTEM_CAPTURE WIRING Unable to change the distance between the bits when drawing multiple bits
2478212 SYSTEM_CAPTURE WIRING Unable to change the distance between the bits when drawing multiple bits
2494736 SYSTEM_CAPTURE WIRING Netname randomly associated with another GND netname when the associated GND is deleted
2496185 SYSTEM_CAPTURE WIRING Software is retaining "stale data" in design file
2499188 SYSTEM_CAPTURE WIRING Moving Wires on a symbol causing lock up
2501859 SYSTEM_CAPTURE WIRING Can sometimes have hidden wires at a single point
2520987 TOPXP GUI Topology Explorer: 'Set Analysis Options' does not work if Region set to China
2532410 TOPXP GUI Topology Explorer cannot work on the Chinese version of Windows 10
2540738 TOPXP GUI Topology Explorer missing menu items on the Chinese version of Windows 10
CCRID Product ProductLevel2 Title
==================================================================
2527389 ADW LIB_FLOW PDV/Library Authoring flow is not supporting '[', ']', '|' in cell_name/part_name & ':' in Pack_type value
2520837 ALLEGRO_EDITOR COLOR On enabling GPU rendering, pin numbers displayed for both TOP and BOTTOM layers along with selected active layer
2435876 ALLEGRO_EDITOR DFM DRC Browser does not show some externally determined violations
2504282 ALLEGRO_EDITOR DFM Custom mask layer does not support Annular Ring DRC
2522016 ALLEGRO_EDITOR DFM DFF Annular ring check false DRC
2524809 ALLEGRO_EDITOR DFM Wrong DRC displayed for Annular ring "pin pad to mask"
2529896 ALLEGRO_EDITOR EDIT_ETCH PCB Editor crash after running the attached script
2541981 ALLEGRO_EDITOR GRAPHICS Incorrect shape overlap behavior in GPU mode: Overlap area becomes a void
2525844 ALLEGRO_EDITOR IN_DESIGN_ANA IDA should not output "SigNoise Errors/Warnings" message on selecting Manage Library of Component Model Setup section.
2534941 ALLEGRO_EDITOR IN_DESIGN_ANA IR-DROP load powerDC XML report does not display Current Density Pulldown
2529842 ALLEGRO_EDITOR MULTI_USER Cursor does not display in Symphony after switching view.
2515436 ALLEGRO_EDITOR SKILL axlDBDisplayControl('ratsnestJog t) returns nil and does not change the setting as documented
2476431 ALLEGRO_EDITOR STEP STEP file exported from File > Export > Step does not show up correctly
2451205 ALLEGRO_EDITOR UI_GENERAL Selecting path in Slide command displays message "pop path is not appropriate at this time"
2529954 ALLEGRO_EDITOR UI_GENERAL Alias with CTRL+SHIFT not working in PCB Editor or APD Plus in release 17.4-2019
2533014 ALLEGRO_EDITOR UI_GENERAL Funckey containing Shift not working in release 17.4-2019
2538676 ALLEGRO_EDITOR UI_GENERAL Shift and Alt cannot be used in alias
2425107 APD DIE_STACK_EDI Two-sided die not getting properly placed: Wire bond die placed as flipchip
2529911 APD DIE_STACK_EDI APD Plus database corruption: Crash when performing tasks such as deleting or updating modules
2531080 APD DIE_STACK_EDI APD Plus crashing when changing symbol pin attributes
2533121 APD EXPORT_DATA Symbol to Spreadsheet does not complete when using any of the Pattern rotation options other than 0 degrees
2522742 APD GRAPHICS GPU: Shapes disappear in GPU Mode
2516188 APD OTHER Daisy chain generator cannot create diagonal daisy chain
2525379 APD STREAM_IF Some connections of end point of arc incorrect in stream out in release 17.4 -2019, HotFix 019
2540387 APD STREAM_IF Increase layer value range above 255 in Stream Out edit layer conversion file in APD Plus
2530505 APD UI_GENERAL Space bar not working in release 17.4-2019 with the text in wizard workflow.
2523606 APD WIREBOND Wire bonds should be routed orthogonal from the die pin tack point
2528459 CAPTURE CONSTRAINT_MG Capture crashing after license selection
2531676 CAPTURE CONSTRAINT_MG Release 17.4-2019, Hotfix 019: Capture is crashing when trying to open designs
2533762 CAPTURE CONSTRAINT_MG Capture crashes while opening the attached design.
2538810 CAPTURE CONSTRAINT_MG Design synchronization & Constraint Manager causing crash
2526016 CM IMAGE HotFix 019 of release 17.4-2019: PSpice Part Search not working because JavaScript files are not updated
2534487 CM IMAGE Online DRC option not on some machines after HotFix 019 and 020 because JavaScript files are not updated
2534545 CM IMAGE Hotfix 019 and 020 of Release 17.4-2019: PSpice Part Search stops responding on some systems
2534557 CM IMAGE Release 17.4-2019, HotFix 019: PSpice Part Search dialog box does not display parts
2538737 CM IMAGE PSpice search window is stuck and not able to open any library folders
2540036 CM IMAGE PSpice Part Search Window is unresponsive in HotFix 019
2503915 CONCEPT_HDL CORE Mechanical Part not included in BOM
2485350 CONSTRAINT_MGR OTHER Export Worksheet File command generates an incomplete output
2518578 CONSTRAINT_MGR SYSCAP CM diff report should not refer to temp and shadow area
2462970 F2B PACKAGERXL Extra blocks are added to the cache and are flagged by LRM when packaging from Flow Manager
2524786 ORBITIO OTHER OrbitIO: "Merge Updated" feature does not seem to work correctly in Variant situation
2517091 ORBITIO TCL pull_from_planner does not read Top design created by OrbitIO but reads a hardcoded design name
2456038 PCB_LIBRARIAN SETUP Part Developer settings low assert shape only accepts dot
2531863 PULSE ADHOC Doing File > Import > PCB Layout gives ERROR(CPBF-5)
2525481 PULSE CORE Login redirect failing after successful authentication
2529424 PULSE CORE Unified search and Search Part of Web cannot see/search the entire customer database.
2532499 PULSE CORE java_pidXXXX.hprof should be cleaned up
1907564 SIP_LAYOUT CREATE_SYM Compose from geometry cannot create rotated oblong shapes
1981950 SIP_LAYOUT CREATE_SYM Compose Symbol from Geometry converts irregular shaped package outline to rectangle.
2523032 SIP_LAYOUT CREATE_SYM Compose Symbol From Geometry: Polygonal pads appear oblong and footprints shift
2519088 SIP_LAYOUT STREAM_IF APD Plus crash during Manufacture ->Stream Out
2501029 SYSTEM_CAPTURE BOM System Capture design with multiple parts has empty Live BOM
2466622 SYSTEM_CAPTURE CONSTRAINT_MA Nets deleted from design but appear in Constraint Manager
2522069 SYSTEM_CAPTURE DRC Schematic audit check fails if project name has dash in it
2431591 SYSTEM_CAPTURE IMPORT_DEHDL_ 'Concat' symbol not imported correctly
2484323 SYSTEM_CAPTURE IMPORT_DEHDL_ Some pins do not display PIN_NUMNER value after importing DE-HDL project.
2522933 SYSTEM_CAPTURE IMPORT_DEHDL_ Unable to import / migrate designs due to wire grid to fine
2506331 SYSTEM_CAPTURE NETGROUP Double-clicking to rename netgroup turns off Display Name
2451271 SYSTEM_CAPTURE PACKAGER Need isolated power and ground symbols for System Capture
2475956 SYSTEM_CAPTURE PACKAGER System Capture cannot import Function swap changes from PCB Editor.
2493882 SYSTEM_CAPTURE PACKAGER Importing Pin Number different with DE-HDL project.
2494725 SYSTEM_CAPTURE PACKAGER Tool causes short between power and ground during placement
2524346 SYSTEM_CAPTURE PACKAGER Tool should not allow net and power symbol with different voltages to be shorted
2435152 SYSTEM_CAPTURE PAGE_MANAGEME Cannot move or insert pages
2305137 SYSTEM_CAPTURE PRINT System Capture crash: System Capture crashes while printing with PDF995 option
2463303 SYSTEM_CAPTURE PRINT White text on dark background does not print from System Capture
2494697 SYSTEM_CAPTURE PROPERTY_EDIT Properties window cannot be reopened from at Project level from View-> Properties
2504996 SYSTEM_CAPTURE RENAME Crash when renaming a net on the canvas
2506396 SYSTEM_CAPTURE RENAME Cannot add more bits to a bus after nets are tapped out
2519743 SYSTEM_CAPTURE SCRIPTING Need to suppress popup in automation mode in System Capture
2520697 SYSTEM_CAPTURE SCRIPTING showHidePhysicalNetNamesFromAction or showPhysicalNetNames do not work from command window
2470942 SYSTEM_CAPTURE SYMBOL_GEN Bubble added for the active-low signals (_N) not removed when the signal name is changed in the schematic.
2531059 SYSTEM_CAPTURE TABLE API- modifyTable -editable false -row 1 is not locking the first row from editing
2422005 SYSTEM_CAPTURE UI High precision required to move groups using the four-way arrow cursor
2494763 SYSTEM_CAPTURE UI Violation message should not suggest using UNDEFINE and DEFINE for cds.lib errors
2509297 SYSTEM_CAPTURE UI No tool tip for "Retain Property Annotation"
2516353 SYSTEM_CAPTURE UI Go to page in System Capture is grayed out
2461228 SYSTEM_CAPTURE WIRING System Capture Constraint Manager database shows net that cannot be found in System Capture schematic
2478201 SYSTEM_CAPTURE WIRING Unable to change the distance between the bits when drawing multiple bits
2478212 SYSTEM_CAPTURE WIRING Unable to change the distance between the bits when drawing multiple bits
2494736 SYSTEM_CAPTURE WIRING Netname randomly associated with another GND netname when the associated GND is deleted
2496185 SYSTEM_CAPTURE WIRING Software is retaining "stale data" in design file
2499188 SYSTEM_CAPTURE WIRING Moving Wires on a symbol causing lock up
2501859 SYSTEM_CAPTURE WIRING Can sometimes have hidden wires at a single point
2520987 TOPXP GUI Topology Explorer: 'Set Analysis Options' does not work if Region set to China
2532410 TOPXP GUI Topology Explorer cannot work on the Chinese version of Windows 10
2540738 TOPXP GUI Topology Explorer missing menu items on the Chinese version of Windows 10
Cadence OrCAD and Allegro 17.4-2019 is a sleeker and more modern version of the OrCAD and Allegro release, with enhanced usability and a slew of new productivity- enhancing features. You get more intuitive and easy- to- use flows that enable optimized schematic- to- board- to- manufacturing transitions. So, whether you design schematics, work with physical layouts, manage or create libraries and parts, or administer ECAD processes, there are features in this release that will benefit you.
Starting with OrCAD and Cadence Allegro PCB - Tutorial for Beginners
Cadence enables global electronic design innovation and plays an essential role in the creation of today’s integrated circuits and electronics. Customers use Cadence software, hardware, IP and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers and research facilities around the world to serve the global electronics industry.
Product: Cadence SPB Allegro and OrCAD
Version: 17.40.000-2019 HF021
Supported Architectures: x64
Website Home Page : www.cadence.com
Languages Supported: english
System Requirements: PC *
Software Prerequisites: Cadence SPB Allegro and OrCAD 17.40.000-2019 and above
Size: 6.2 Gb
System Requirements:
OS: Windows 10 (64-bit) Professional, Windows Server 2012 (All Service Packs); Windows Server 2012 R2; Windows Server 2016.
CPU: Intel Core i7 4.30 GHz or AMD Ryzen 7 4.30 GHz with at least 4 cores
Memory: 16 GB RAM
Space: 50 GB free disk space (SSD drive is recommended)
Display: 1920 x 1200 display resolution with true color (at least 32bit color)
GPU: A dedicated graphics card supporting OpenGL, minimum 2GB (with additional support for DX11 for 3D Canvas)
Monitors: Dual monitors (For physical design)
Supported MATLAB Version: R2019A-64Bit (For the PSpice-MATLAB interface)
OS: Windows 10 (64-bit) Professional, Windows Server 2012 (All Service Packs); Windows Server 2012 R2; Windows Server 2016.
CPU: Intel Core i7 4.30 GHz or AMD Ryzen 7 4.30 GHz with at least 4 cores
Memory: 16 GB RAM
Space: 50 GB free disk space (SSD drive is recommended)
Display: 1920 x 1200 display resolution with true color (at least 32bit color)
GPU: A dedicated graphics card supporting OpenGL, minimum 2GB (with additional support for DX11 for 3D Canvas)
Monitors: Dual monitors (For physical design)
Supported MATLAB Version: R2019A-64Bit (For the PSpice-MATLAB interface)
Cadence SPB Allegro and OrCAD 17.40.000-2019
Please visit my blog
Added by 3% of the overall size of the archive of information for the restoration
No mirrors please
Please visit my blog
Added by 3% of the overall size of the archive of information for the restoration
No mirrors please