Cadence Allegro and OrCAD 17.20.000-2016 HF045 | 3.0 Gb
Cadence Design Systems, Inc. has released an update (HF045) to OrCAD Capture, PSpice Designer and PCB Designer 17.20.000-2016. This latest release reduces PCB development time by addressing the need to design reliable circuits for smaller, more compact devices.
Fixed CCRs: SPB 17.2 HF045
08-10-2018
==========================================================
CCRID Product ProductLevel2 Title
==========================================================
1934956 ADW DBEDITOR Footprint missing from part in release 17.2-2016
1945005 ADW DSN_MIGRATION Right side of Migration dialog box is cut off
1933245 ADW FLOW_MGR 'Open last Project' button should open the last opened project
1953210 ADW LIBDISTRIBUTI Library Distribution is not distributing all symbols. No errors for the missing schematic models.
1953727 ADW LRM LRM missing two symbols when migrating from release 16.6 to 17.2-2016
1952923 ALLEGRO_EDITOR DATABASE PCB Editor crashes on trying to delete layer
1957171 ALLEGRO_EDITOR DATABASE Pastemask offset not working when creating a symbol that requires two top-paste masks
1960059 ALLEGRO_EDITOR DATABASE Stackup definition causes custom script to crash
1932864 ALLEGRO_EDITOR DFM Exporting DFM Constraints losing the association to design level
1957467 ALLEGRO_EDITOR EDIT_SHAPE Compose Shape copies lines to wrong subclass
1938536 ALLEGRO_EDITOR GRAPHICS Multiple crashes on different boards after installing hotfix 040
1954075 ALLEGRO_EDITOR SHAPE Dynamic Crosshatch shapes should be clipped inside RKI if RKI Autoclip is enabled
1957803 ALLEGRO_EDITOR SHAPE Wrong dynamic shape status
1949923 ALLEGRO_EDITOR UI_GENERAL Focus lost from command window when any command is active
1963245 ALLEGRO_EDITOR UI_GENERAL Alias behaves as Funckey in release 17.2-2016, hotfix 044
1892126 ALLEGRO_PROD_TOOLB CORE Clines disappear and then reappear suddenly on using Route - Shield Generator
1931127 ALLEGRO_PROD_TOOLB CORE ZDRC not working for Xhatch Shape
1932563 ALLEGRO_PROD_TOOLB CORE allegro_legacy_board_outline environment variable not set in PCB Design Compare.
1929855 ALLEGRO_PROD_TOOLB OTHERS Outline not exported correctly for PCB design compare if Design_Outline and Cutout exist
1956494 APD DATABASE DBDoctor removes pads
1956291 APD INTERACTIVE axlSpreadsheetSetStyleProp should accept 0 and 1 as Boolean values for protection style
1960127 ASDA ARCHIVER Using the Tcl command 'archiveproject' crashes SDA
1953718 ASDA CONSTRAINT_MA SDA Import Pin Delay fails with extra columns, does not explain why
1924498 CAPTURE SCHEMATIC_EDI Cannot place part 'B' for heterogeneous part if 'Preferences - Miscellaneous - Auto References' not set
1927129 CAPTURE SCHEMATIC_EDI unable to place heterogeneous part section directly from place part window
1928255 CAPTURE SCHEMATIC_EDI Unable to place a specific section from Place Part
1945207 CAPTURE SCHEMATIC_EDI Part selection pull-down reverts to part '1|A' when placing heterogeneous part
1945661 CAPTURE SCHEMATIC_EDI Section drop-down in Place Part window is not working
1958121 CAPTURE SCHEMATIC_EDI Preview and placement of sections of Heterogeneous parts is not correct in New Symbol Editor
1956535 CONCEPT_HDL CORE DE-HDL crashes on Import Pin Delay for a CSV file
1960922 CONCEPT_HDL CORE DE-HDL crashes on moving netgroup on Windows 10
1964016 CONCEPT_HDL CORE In DE-HDL moving around nets connected to Netgroups causes crash on Windows 10
1907040 F2B PACKAGERXL Export Physical output board file name reverts to old when changing options
1957862 ORBITIO ALLEGRO_SIP_I allegro2orbit failed to translate rounded rectangle padstack
08-10-2018
==========================================================
CCRID Product ProductLevel2 Title
==========================================================
1934956 ADW DBEDITOR Footprint missing from part in release 17.2-2016
1945005 ADW DSN_MIGRATION Right side of Migration dialog box is cut off
1933245 ADW FLOW_MGR 'Open last Project' button should open the last opened project
1953210 ADW LIBDISTRIBUTI Library Distribution is not distributing all symbols. No errors for the missing schematic models.
1953727 ADW LRM LRM missing two symbols when migrating from release 16.6 to 17.2-2016
1952923 ALLEGRO_EDITOR DATABASE PCB Editor crashes on trying to delete layer
1957171 ALLEGRO_EDITOR DATABASE Pastemask offset not working when creating a symbol that requires two top-paste masks
1960059 ALLEGRO_EDITOR DATABASE Stackup definition causes custom script to crash
1932864 ALLEGRO_EDITOR DFM Exporting DFM Constraints losing the association to design level
1957467 ALLEGRO_EDITOR EDIT_SHAPE Compose Shape copies lines to wrong subclass
1938536 ALLEGRO_EDITOR GRAPHICS Multiple crashes on different boards after installing hotfix 040
1954075 ALLEGRO_EDITOR SHAPE Dynamic Crosshatch shapes should be clipped inside RKI if RKI Autoclip is enabled
1957803 ALLEGRO_EDITOR SHAPE Wrong dynamic shape status
1949923 ALLEGRO_EDITOR UI_GENERAL Focus lost from command window when any command is active
1963245 ALLEGRO_EDITOR UI_GENERAL Alias behaves as Funckey in release 17.2-2016, hotfix 044
1892126 ALLEGRO_PROD_TOOLB CORE Clines disappear and then reappear suddenly on using Route - Shield Generator
1931127 ALLEGRO_PROD_TOOLB CORE ZDRC not working for Xhatch Shape
1932563 ALLEGRO_PROD_TOOLB CORE allegro_legacy_board_outline environment variable not set in PCB Design Compare.
1929855 ALLEGRO_PROD_TOOLB OTHERS Outline not exported correctly for PCB design compare if Design_Outline and Cutout exist
1956494 APD DATABASE DBDoctor removes pads
1956291 APD INTERACTIVE axlSpreadsheetSetStyleProp should accept 0 and 1 as Boolean values for protection style
1960127 ASDA ARCHIVER Using the Tcl command 'archiveproject' crashes SDA
1953718 ASDA CONSTRAINT_MA SDA Import Pin Delay fails with extra columns, does not explain why
1924498 CAPTURE SCHEMATIC_EDI Cannot place part 'B' for heterogeneous part if 'Preferences - Miscellaneous - Auto References' not set
1927129 CAPTURE SCHEMATIC_EDI unable to place heterogeneous part section directly from place part window
1928255 CAPTURE SCHEMATIC_EDI Unable to place a specific section from Place Part
1945207 CAPTURE SCHEMATIC_EDI Part selection pull-down reverts to part '1|A' when placing heterogeneous part
1945661 CAPTURE SCHEMATIC_EDI Section drop-down in Place Part window is not working
1958121 CAPTURE SCHEMATIC_EDI Preview and placement of sections of Heterogeneous parts is not correct in New Symbol Editor
1956535 CONCEPT_HDL CORE DE-HDL crashes on Import Pin Delay for a CSV file
1960922 CONCEPT_HDL CORE DE-HDL crashes on moving netgroup on Windows 10
1964016 CONCEPT_HDL CORE In DE-HDL moving around nets connected to Netgroups causes crash on Windows 10
1907040 F2B PACKAGERXL Export Physical output board file name reverts to old when changing options
1957862 ORBITIO ALLEGRO_SIP_I allegro2orbit failed to translate rounded rectangle padstack
About Allegro and OrCAD 17.2-2016. The OrCAD 17.2-2016 release introduced new capabilities for OrCAD Capture, PSpice Designer, and PCB Designer 17.2-2016 that address challenges with flex and rigid-flex design as well as mixed-signal simulation complexities in IoT, wearables, and wireless mobile devices. This latest release reduces PCB development time by addressing the need to design reliable circuits for smaller, more compact devices.
- OrCAD Flex and Rigid-Flex Technologies
To enable a faster and more efficient flex and rigid-flex design creation critical to IoT, wearables and wireless devices, the OrCAD 17.2-2016 portfolio enables several new capabilities for flex and rigid flex design to minimize design iterations. Key flex and rigid flex features include: Stack-up by zone for flex and rigid-flex designs, Inter-layer checks for rigid-flex designs, Contour and arc-aware routing.
- New Cross-Section Editor
In the OrCAD PCB Designer 17.2-2016 release, the Cross-Section Editor has been redesigned to leverage the underlying spreadsheet technology found in the Constraint Manager. It offers a one-stop shop for features that require the cross section for their setup, such as dynamic unused pad suppression and embedded component design. The Cross-Section Editor has been enhanced to support multiple stackups for rigid-flex design, each capable of supporting conductor and non-conductor layers such as Soldermask and Coverlay.
- New Padstack Editor
A new Padstack Editor has been introduced in OrCAD PCB Editor 17.2-2016 to ease padstack creation through a new modern user interface. In addition to supporting new pad geometries, drill types, additional attributes, and additional mask layers ability to define keep-outs within the padstack with complex geometries for all objects, the new capabilities allow PCB librarians to help PCB designers streamline the design process for complex padstacks, and also the commonly used padstacks.
- OrCAD PCB Designer 17.2-2016 Features
The OrCAD PCB Designer 17.2-2016 release also include new features or enhancements targeted towards improving PCB editors’ productivity and ease-of-use. Other new features include: Via2via Line Fattening (HDI), Display Segments Over Voids, Layer Set Based Routing, Diff Pair Routing and DRC, Full Xnet Support, Gloss Commands, Contour Routing, and many more.
- OrCAD Capture Design Difference Viewer
The Graphical Design Difference Viewer is a powerful, real-time, design difference, visual review utility in OrCAD Capture with the ability to perform logical as well as graphical comparisons on a page-by-page basis. The Graphical Design Difference Viewer generates an interactive single-report HTML file that is platform and tool independent, a unique viewing feature to identify the differences leading to changes in circuit behavior as well as differences based on individual object level, thereby helping address the specialized needs of the users.
- Advanced Annotation
With the newly introduced Advanced Annotation feature supported by OrCAD Capture, users can assign reference ranges hierarchically by automatically assigning values and perform annotation on the whole design, on hierarchy block at any level, page and property block, giving them complete control over their component annotation process in the design cycle.
- PSpice Virtual Prototyping
The new virtual prototyping functionality introduced in PSpice helps electrical engineers overcome design challenges by automating the code generation for multi-level abstraction models written in C/C++ and SystemC. This functionality assists them in generating code requiring limited coding capabilities by design engineers and thereby making the process of virtual prototyping extremely convenient and easy.
Note: The ADW product line, individual ADW products, and product family names have been rebranded in release 17.2-2016. The Allegro Design Workbench (ADW) is now referred to as Allegro Engineering Data Management (EDM). For the full list of new and improved features, and fixed bugs please refer to the release notes located here
About Hot-Fix. A Hot-Fix enables a customer to receive fixes for urgent problems, without having to wait for the next service pack. Unlike Service Packs (SP), which are scheduled, periodic releases, Hot-Fix releases are not periodically scheduled. Simply requesting a Hot-Fix does not automatically guarantee that the customer will receive it: all Hot-Fix requests first must be approved and accepted by Cadence prior to delivery. Furthermore, a Hot-Fix may contain fixes related to problems reported earlier by different customers. All the files included in the Hot-Fix will nevertheless be installed.
About Cadence. Cadence enables global electronic design innovation and plays an essential role in the creation of today’s integrated circuits and electronics. Customers use Cadence software, hardware, IP and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers and research facilities around the world to serve the global electronics industry.
Product: Cadence Allegro and OrCAD (Including EDM)
Version: 17.20.000-2016 HF045
Supported Architectures: x64
Website Home Page : www.cadence.com
Language: english
System Requirements: PC
Supported Operating Systems: Windows 7even or newer / 2008 Server R2 / 2012 Server
System Requirements: Cadence Allegro and OrCAD (Including EDM) version 17.20.000-2016 and above
Size: 3.0 Gb
Cadence Allegro and OrCAD 17.20.000-2016
Please visit my blog
Added by 3% of the overall size of the archive of information for the restoration
No mirrors please
Please visit my blog
Added by 3% of the overall size of the archive of information for the restoration
No mirrors please